oohongo

# **Transient Voltage Suppressors** ESD Protection Diodes with Ultra-Low Capacitance

The ESD9L is designed to protect voltage sensitive components tha require ultra-low capacitance from ESD and transient voltage events Excellent clamping capability, low capacitance, low leakage, and fast response time, make these parts ideal for ESD protection on designs where board space is at a premium. Because of its low capacitance, it is suited for use in high frequency designs such as USB 2.0 high speed and antenna line applications.

## **Specification Features:**

- Ultra Low Capacitance 0.5 pF
- Low Clamping Voltage
- Small Body Outline Dimensions: 0.039" x 0.024" (1.00 mm x 0.60 mm)
- Low Body Height: 0.016" (0.4 mm)
- Stand-off Voltage: 3.3 V
- Low Leakage
- Response Time is Typically < 1.0 ns
- IEC61000-4-2 Level 4 ESD Protection
- This is a Pb–Free Device

#### **Mechanical Characteristics:**

CASE: Void-free, transfer-molded, thermosetting plastic Epoxy Meets UL 94 V-0 LEAD FINISH: 100% Matte Sn (Tin) MOUNTING POSITION: Any

**QUALIFIED MAX REFLOW TEMPERATURE:** 260°C Device Meets MSL 1 Requirements

Device meets MSL 1 Requirement

### MAXIMUM RATINGS

| Rating                                                                    | Symbol           | Value       | Unit |
|---------------------------------------------------------------------------|------------------|-------------|------|
| IEC 61000-4-2 (ESD) Contact<br>Air                                        |                  | ±10<br>±15  | kV   |
| Total Power Dissipation on FR–5 Board<br>(Note 1) @ T <sub>A</sub> = 25°C | P <sub>D</sub>   | 150         | mW   |
| Storage Temperature Range                                                 | T <sub>stg</sub> | -55 to +150 | °C   |
| Junction Temperature Range                                                | TJ               | -55 to +125 | °C   |
| Lead Solder Temperature – Maximum<br>(10 Second Duration)                 | TL               | 260         | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.





### MARKING DIAGRAM



# **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol           | Parameter                                          |  |  |  |  |
|------------------|----------------------------------------------------|--|--|--|--|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |  |  |  |  |
| V <sub>C</sub>   | Clamping Voltage @ IPP                             |  |  |  |  |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |  |  |  |  |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |  |  |  |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |  |  |  |  |
| IT               | Test Current                                       |  |  |  |  |
| ١ <sub>F</sub>   | Forward Current                                    |  |  |  |  |
| V <sub>F</sub>   | Forward Voltage @ I <sub>F</sub>                   |  |  |  |  |
| P <sub>pk</sub>  | Peak Power Dissipation                             |  |  |  |  |
| С                | Max. Capacitance @ $V_R$ = 0 and f = 1.0 MHz       |  |  |  |  |



**ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$  unless otherwise noted,  $V_F = 1.0$  V Max. @  $I_F = 10$  mA for all types)

|              |                   | V <sub>RWM</sub><br>(V) | I <sub>R</sub> (μΑ)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V) @ I <sub>T</sub><br>(Note 2) | г   | C (pF) |     | C (pF) |                              | V <sub>C</sub> (V)<br>@ I <sub>PP</sub> = 1 A | ٧ <sub>c</sub> |
|--------------|-------------------|-------------------------|-------------------------------------------|--------------------------------------------------|-----|--------|-----|--------|------------------------------|-----------------------------------------------|----------------|
| Device       | Device<br>Marking | Max                     | Max                                       | Min                                              | mA  | Тур    | Max | Мах    | Per IEC61000-4-2<br>(Note 3) |                                               |                |
| ESD9L3.3ST5G | 6*                | 3.3                     | 1.0                                       | 4.8                                              | 1.0 | 0.5    | 0.9 | 9.0    | Figures 1 and 2<br>See Below |                                               |                |

\*Rotated 180°.

2. V<sub>BR</sub> is measured with a pulse test current I<sub>T</sub> at an ambient temperature of 25°C.

3. For test procedure see Figures 3 and 4 and Application Note .









## IEC 61000-4-2 Spec.

| Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|-------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                       | 7.5                          | 4                       | 2                       |
| 2     | 4                       | 15                           | 8                       | 4                       |
| 3     | 6                       | 22.5                         | 12                      | 6                       |
| 4     | 8                       | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. Toohong has developed a way to exami ne the entire voltage waveform across the ESD protectio n diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the dat asheets for all ESD protection diodes.



Figure 5. 8 X 20 µs Pulse Waveform